# -------------------------------------------------------------------------- # # # Copyright (C) 2018 Intel Corporation. All rights reserved. # Your use of Intel Corporation's design tools, logic functions # and other software and tools, and its AMPP partner logic # functions, and any output files from any of the foregoing # (including device programming or simulation files), and any # associated documentation or information are expressly subject # to the terms and conditions of the Intel Program License # Subscription Agreement, the Intel Quartus Prime License Agreement, # the Intel FPGA IP License Agreement, or other applicable license # agreement, including, without limitation, that your use is for # the sole purpose of programming logic devices manufactured by # Intel and sold by Intel or its authorized distributors. Please # refer to the applicable agreement for further details. # # -------------------------------------------------------------------------- # # # Quartus Prime # Version 18.0.0 Build 614 04/24/2018 SJ Lite Edition # Date created = 11:51:39 April 28, 2019 # # -------------------------------------------------------------------------- # # # Notes: # # 1) The default values for assignments are stored in the file: # randomm_assignment_defaults.qdf # If this file doesn't exist, see file: # assignment_defaults.qdf # # 2) Altera recommends that you do not modify this file. This # file is updated automatically by the Quartus Prime software # and any changes you make may be lost or overwritten. # # -------------------------------------------------------------------------- # set_global_assignment -name FAMILY "Cyclone V" set_global_assignment -name DEVICE 5CSXFC6D6F31C6 set_global_assignment -name TOP_LEVEL_ENTITY randomm set_global_assignment -name ORIGINAL_QUARTUS_VERSION 18.0.0 set_global_assignment -name PROJECT_CREATION_TIME_DATE "11:51:39 APRIL 28, 2019" set_global_assignment -name LAST_QUARTUS_VERSION "18.0.0 Lite Edition" set_global_assignment -name PROJECT_OUTPUT_DIRECTORY output_files set_global_assignment -name MIN_CORE_JUNCTION_TEMP 0 set_global_assignment -name MAX_CORE_JUNCTION_TEMP 85 set_global_assignment -name ERROR_CHECK_FREQUENCY_DIVISOR 256 set_global_assignment -name EDA_SIMULATION_TOOL "ModelSim-Altera (Verilog)" set_global_assignment -name EDA_TIME_SCALE "1 ps" -section_id eda_simulation set_global_assignment -name EDA_OUTPUT_DATA_FORMAT "VERILOG HDL" -section_id eda_simulation set_global_assignment -name VERILOG_FILE randomm.v set_global_assignment -name PARTITION_NETLIST_TYPE SOURCE -section_id Top set_global_assignment -name PARTITION_FITTER_PRESERVATION_LEVEL PLACEMENT_AND_ROUTING -section_id Top set_global_assignment -name PARTITION_COLOR 16764057 -section_id Top set_global_assignment -name POWER_PRESET_COOLING_SOLUTION "23 MM HEAT SINK WITH 200 LFPM AIRFLOW" set_global_assignment -name POWER_BOARD_THERMAL_MODEL "NONE (CONSERVATIVE)" set_global_assignment -name EDA_TEST_BENCH_ENABLE_STATUS TEST_BENCH_MODE -section_id eda_simulation set_global_assignment -name EDA_NATIVELINK_SIMULATION_TEST_BENCH randomm -section_id eda_simulation set_global_assignment -name EDA_TEST_BENCH_NAME randomm -section_id eda_simulation set_global_assignment -name EDA_DESIGN_INSTANCE_NAME NA -section_id randomm set_global_assignment -name EDA_TEST_BENCH_MODULE_NAME randomm_vlg_tst -section_id randomm set_global_assignment -name EDA_TEST_BENCH_FILE simulation/modelsim/randomm.vt -section_id randomm set_location_assignment PIN_AG25 -to Q[4] set_location_assignment PIN_AD24 -to Q[3] set_location_assignment PIN_AC23 -to Q[2] set_location_assignment PIN_AB23 -to Q[1] set_location_assignment PIN_AA24 -to Q[0] set_location_assignment PIN_AA15 -to choose[2] set_location_assignment PIN_AA14 -to choose[1] set_location_assignment PIN_AK4 -to choose[0] set_location_assignment PIN_AJ4 -to clk set_location_assignment PIN_AD30 -to data_in[7] set_location_assignment PIN_AC28 -to data_in[6] set_location_assignment PIN_V25 -to data_in[5] set_location_assignment PIN_W25 -to data_in[4] set_location_assignment PIN_AC30 -to data_in[3] set_location_assignment PIN_AB28 -to data_in[2] set_location_assignment PIN_Y27 -to data_in[1] set_location_assignment PIN_AB30 -to data_in[0] set_location_assignment PIN_AA30 -to en set_location_assignment PIN_AH18 -to seg0[6] set_location_assignment PIN_AG18 -to seg0[5] set_location_assignment PIN_AH17 -to seg0[4] set_location_assignment PIN_AG16 -to seg0[3] set_location_assignment PIN_AG17 -to seg0[2] set_location_assignment PIN_V18 -to seg0[1] set_location_assignment PIN_W17 -to seg0[0] set_location_assignment PIN_V17 -to seg1[6] set_location_assignment PIN_AE17 -to seg1[5] set_location_assignment PIN_AE18 -to seg1[4] set_location_assignment PIN_AD17 -to seg1[3] set_location_assignment PIN_AE16 -to seg1[2] set_location_assignment PIN_V16 -to seg1[1] set_location_assignment PIN_AF16 -to seg1[0] set_location_assignment PIN_AF24 -to Q[7] set_location_assignment PIN_AE24 -to Q[6] set_location_assignment PIN_AF25 -to Q[5] set_instance_assignment -name PARTITION_HIERARCHY root_partition -to | -section_id Top